| wafer sorting, and final test |
| 送交者: johngou 2010月05月26日21:43:50 于 [世界军事论坛] 发送悄悄话 |
| 回 答: 都没进过300mm晶圆厂吧?俺进过。半导体厂只做如下工序: 由 老朽 于 2010-05-26 18:56:42 |
|
design finished and sent to TSMC, that is called tapeout.
TSMC make film for each layer of design. there base layer and metal layers. it takes about 7 weeks for 40nm to bump out the silicon. at tsmc, there is wafer sorting, we call it CP test, means chip probe, there is probe cards with needles to connect to the pads. CP test(room and hot temperature) will sort out bad dices, the wafer sorting will create a wafer map to record what dice are perfect, what are totally bad, what are partial bad/good. wafer sent to SPIL, which a packaging and testing company. wafer is cut into pieces, perfect and partial good dice are packaged, then final test. final test will decide the SKU. |
|
|
![]() |
![]() |
| 实用资讯 | |


